# iPhone Ultrasound



#### Jonathan Adam

#### Adam Keen

#### Dean Santarinala





# Ultrasound Background

- •Ultrasound devices use a pulse-echo imaging technique with sound frequencies above human hearing limit
- Piezoelectric transducer generates an ultrasonic pulse

   Echoes occur as ultrasonic pulse passes between different media
   Timing of echo receptions yield distance to media interfaces

# A-scan Biometry

•A-scan biometry is a 1D ultrasound that measures axial lengths between components within the eye. Measurements are used to calculate the power of a lens to be implanted during cataract surgery.

> Anterior Lens Capsule : b Posterior Lens Capsule : c

•Typical A-scan operating frequency is 10MHz -Average velocity of sound in eye = 1,500 m/s-Average eye length = 23.6 mm

- cornea : a Retina : d Sclera : e



# Project Objectives

- •Create a portable A-scan ultrasound device using an iOS device as the user interface and patient data repository
- •Achieve lower device cost by using a doctor's existing hardware (iPhone, iPad, or iPod touch)
- •Demonstrate an improved user interface over existing devices
- •Simplify sharing of scan data between doctors and to patients

# Design Overview



iPhone

Power
Control
Data

### initiate, view, and stop scans

### manage patient records

### intuitive user interface



### **Communication Protocol**





Left Out

### **Communication Protocol (Sending)**







### Why an FPGA?

#### $10 \text{ MHz} \times 2.5 \times 12 \text{ bits/sample} = 300 \text{ Mbps}$

#### LVDS I/O Support





#### Command Pulse Decoder Generator 3.3V 50ns Pulses

### MAX4940 High-Voltage Digital Pulser



- •Generates a high-voltage, high-frequency, unipolar pulse from a logiclevel voltage pulse
- •Satisfies pulsing frequencies necessary for ultrasound applications
- •High-impedance output during non-pulse intervals to allow echoing pulses to drive the transmit/receive line
- •Will transmit a +30V, 50ns pulse every second while scanning
- •A 50ns pulse width corresponds to a unipolar 10MHz half-period

# Transducer Probe Physics

- •Ceramic crystal undergoes mechanical vibration when stimulated by electrical energy
- •Longitudinal ultrasound beam propagates through material
- •Pulses are partially reflected back at interfaces of different material
- •Returning (echoed) mechanical vibrations transduce back into electrical signals sent to receiver
- Damping material attached to back of crystal shortens pulse width and improves axial resolution

# Transducer Probe Physics





# Transducer Probe

- •DGH 6000 Scanmate A Transducer
- •Weakly Focused to ~23mm
- •10-12MHz Nominal Operating Frequency
- •Characteristic Impedance of 55 Ohms
- •Fixation LED to aid patient during procedure



## Transmit/Receive Switch

#### TX810 T/R Switch



# Transmit/Receive Switch

- Protects the amplifiers in receiver from high voltage pulses
- •Diode bridge & diode clamp limit output voltage when high input voltage Tx signals applied
- Program bits control bias current for different performance and power requirements



### AFE5801 Analog Front End Chip



•Receives echoed voltage signal -amplifies the signal to compensate for attenuation in the eye over time -digitizes the data for the FPGA & iPhone to analyze

•Variable Gain Amplifiers -Time Gain Control --5dB to 31dB gain digitally controlled -Gain vs Time curve stored in memory using Serial Peripheral Interface (SPI)

 Analog to Digital data conversion -12bit, 25MSPS ADC -Low Voltage Differential Signaling (LVDS) output

Serial Programmer EPCS16 \_ \_ \_

Altera Cyclone III EP3C10

Abracon 30MHz Oscillator -

**AS Header Pins** 





#### Audio Communication Jack

#### LM311 Voltage Comparator

#### I/O Pins



### Data Acquisition/Output

- 1. Detect initial spike with threshold
- 2. Buffer window of samples (40us or 60mm)
- 3. Downsample to 10MHz
- 4. Decrease intensity resolution to 8 bits
- 5. Read out buffer to iPhone serially



### Communication Protocol (Receiving)









- decode Manchester-encoded serial data
  - view live echograms
  - save scans to memory
- export scans via email or other application
  - built in IOL calculator

### Intraocular Lens (IOL) Calculations





Vphakic = 1550 m/s Vaphakic = 1532 m/s Vcornea, lens = 1641 m/s

### Intraocular Lens (IOL) Calculations

#### SRK II Formula: $P = A_1 - 0.9K - 2.5L$

Typical K = 43 diopters Typical L = 23.5 mm



 $A_1 = A + 3$  for L<20  $A_1 = A + 2$  for  $20 \le L < 21$  $A_1 = A + 1$  for  $21 \le L < 22$  $A_1 = A \text{ for } 22 \le L \le 24.5$  $A_1 = A-0.5$  for 24.5<L



- Regulates nine different voltage levels from a 9V battery
  - +30V: High-voltage supply for Transmit Pulser
  - ±10V: Output driver supply for Transmit Pulser
    - ±5V: Output supply for T/R Switch
  - +3.3V: Digital logic supply for all system components
    - +2.5V: PLL supply for FPGA
    - +1.8V: LVDS supply for AFE and FPGA
    - +1.2V: Internal logic supply for FPGA

#### Power electronics design balances efficiency and area



#### Over 2 hours of battery life



![](_page_29_Picture_2.jpeg)

+2.5V fixed positive voltage regulator

+1.2V fixed positive voltage regulator

![](_page_29_Figure_7.jpeg)

## Results and Verifications

#### FPGA configured to generate an appropriate pulse every 5ms

#### Digital input pin on the Transmit Pulser correctly receives a 50ns-wide, logic-level voltage pulse

![](_page_32_Figure_2.jpeg)

| 0.05 | 2.00 | ⊉⁄St | op <i>≸</i> 2 | 10.9V |
|------|------|------|---------------|-------|
|      |      |      |               |       |
| z    |      | Y(1) | = 3.969       | v 1   |

### Digital input pin on the Transmit Pulser correctly receives a 50ns-wide, logic-level voltage pulse

![](_page_33_Figure_2.jpeg)

| 279         | 50.02/ | Auto   | <b>₹</b> 2 | 10.9V |
|-------------|--------|--------|------------|-------|
|             |        |        |            |       |
|             |        | - +    | _          |       |
|             |        |        |            |       |
| ~           |        |        |            |       |
| <b>7</b> ~~ |        |        |            |       |
| 4Hz         |        | 1) = 3 | 3.313V     |       |
| vo.         | 3.3    | 13v    | ⊖Y1        | YZ    |

#### High-voltage output pin on the Transmit Pulser correctly generates a 50nswide, +30V pulse

![](_page_34_Figure_2.jpeg)

| 90.0¥            | 2.00% | ∕ Sto       | p ≠1   | 1.54V     |
|------------------|-------|-------------|--------|-----------|
|                  |       |             |        |           |
|                  |       |             |        |           |
|                  |       |             |        |           |
|                  |       |             |        |           |
| 1z<br>Y1<br>0.0V |       | Y2<br>1.88V | 31.88V | /<br>Y2 ] |

#### High-voltage output pin on the Transmit Pulser correctly generates a 50nswide, +30V pulse

![](_page_35_Figure_2.jpeg)

| 529    | 50.0   | 2/ St | op ₽  | 2 10 | .3V |
|--------|--------|-------|-------|------|-----|
|        |        |       |       |      | 1   |
| - T    |        |       |       |      | · - |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        |        |       |       |      | 1   |
|        | -      |       |       |      |     |
| $\sim$ | $\sim$ |       |       | _    |     |
| ·      |        |       |       |      | 1   |
|        | E.c.   |       |       |      | 1   |
| 4Hz    | A      | Y(2)  | - 317 | 36V  |     |
| YI NOV | 10     | Y2    | 10    | YI Y | 2 ] |
|        | ·      |       |       |      | 1   |

# ransoucer Probe

#### Tested with Prof. Bill O'Brien's group in the Bioacoustics Research Laboratory

Used Olympus Panametrics 5900 Pulser/Receiver and Labview DAQ system to observe correct focus and frequency of operation

## Transducer Probe

![](_page_37_Figure_1.jpeg)

# Transducer Probe

![](_page_38_Figure_1.jpeg)

# Transmit/Receive Switch

#### Applied a 50ns, 23V pulse to the input

![](_page_39_Figure_2.jpeg)

| - Agilent Technolog | ies                             |               |             |                 |       |
|---------------------|---------------------------------|---------------|-------------|-----------------|-------|
| 00V/                |                                 | <b>,</b> 0.0s | 500딯/       | Auto <b>₹</b> 1 | 1.97V |
|                     |                                 | -             |             |                 |       |
|                     |                                 | +             |             |                 |       |
| · -h  +             | 1                               | <u>i</u> — —  | — I —       | ·               | — —   |
|                     |                                 |               |             |                 |       |
|                     |                                 |               |             |                 |       |
|                     |                                 | 1             | 1           |                 |       |
|                     |                                 | Ŧ             |             |                 |       |
|                     |                                 | 1             |             |                 |       |
|                     |                                 | 1             |             |                 |       |
|                     |                                 | 1             |             |                 |       |
|                     |                                 | +             |             |                 | _     |
|                     |                                 |               |             |                 |       |
|                     |                                 |               | 1           |                 |       |
| 1 000               |                                 | +             | 1 ( 1) ( 1) |                 |       |
| = 1.000ms           | $\int \frac{1}{\Delta X} = 1.0$ | OUOkHz        |             | J = 23.13       |       |
| ormal               | [ × ¥]                          | 0.0V          | 23.1        | 2<br>3v ]ິ⊻1    | YZ ]  |

# Transmit/Receive Switch

#### Observed <2Vpp pulse output analogous to inputs

![](_page_40_Figure_2.jpeg)

| Agilent Technologi | ies                              |        |             |            |       |
|--------------------|----------------------------------|--------|-------------|------------|-------|
| DOV/               | 4                                | - 0.0s | 500넣/       | Auto 🗲 1   | 1.31V |
|                    |                                  |        |             |            |       |
|                    |                                  |        |             |            |       |
|                    |                                  |        |             |            |       |
|                    |                                  |        |             |            |       |
|                    |                                  |        |             |            |       |
|                    | -                                |        |             |            |       |
|                    |                                  |        |             |            |       |
|                    |                                  |        |             |            |       |
|                    |                                  |        |             |            |       |
| - 70               |                                  |        | 1 ( 1) ( 1) | >          |       |
| = 20us             | $\int \frac{1}{\Delta X} = 50.0$ | OUKHZ  |             | 1 = 2.6251 |       |
| ormal A Source     |                                  | 0.0V   | 2.62        | 5v ∐ੇ⊻1    | YZ ]  |

#### SPI Interface:

### Verified SPI data lines were sending correct programming sequences at 3.3V logic level

![](_page_41_Figure_3.jpeg)

| Agilent Technologies |        | 10000 ( 0)            |                    |
|----------------------|--------|-----------------------|--------------------|
| .007                 | F 0.0s | TUUg/ Sto             | p <u>+ 1</u> 1.6∠V |
|                      | Ŧ      |                       |                    |
|                      |        |                       |                    |
|                      |        | المستنا ولمالية للمست |                    |
|                      | ा म    | Lada a huna           |                    |
|                      |        |                       |                    |
|                      |        |                       |                    |
|                      | -      |                       |                    |
|                      |        | 1                     | s                  |
|                      |        |                       |                    |
|                      | -      |                       |                    |
|                      |        |                       |                    |
| utoscale Menu        |        |                       |                    |
| Undo<br>utoscale All |        |                       |                    |
|                      |        |                       |                    |

#### SPI Interface:

### Verified SPI data lines were sending correct programming sequences at 3.3V logic level

|          | 1 1.0        | 5 | }- <u>    </u>  |                          |
|----------|--------------|---|-----------------|--------------------------|
|          | 1.62V        |   |                 |                          |
|          | p <b>₹ 1</b> |   |                 |                          |
|          | / Sto        |   |                 |                          |
|          | 20.03        |   | -1-1-1          |                          |
|          | 0.0s         |   |                 |                          |
|          |              |   |                 |                          |
| ies      |              |   | ся - р- т.<br>р | )                        |
| chnolog  |              |   |                 | u<br>Channels<br>All     |
| ilent Te |              |   |                 | ale Men                  |
| 🔆 Ag     | 1.00V/       |   |                 | Autosc<br>Undo<br>Autosc |
|          | 1            | 5 | -D.             | (                        |

| Agi                           | ilent Te | chnolog        | ies |   |                                |                                            |        |             |           |
|-------------------------------|----------|----------------|-----|---|--------------------------------|--------------------------------------------|--------|-------------|-----------|
| 000/                          |          |                |     | £ | -400                           | 20.0                                       | ෂ/ Sto | p <b>£1</b> | 1.627     |
|                               |          |                |     | - |                                |                                            |        |             |           |
|                               |          |                |     |   |                                |                                            |        |             |           |
|                               |          |                |     |   |                                |                                            |        |             |           |
|                               |          |                |     |   |                                |                                            |        |             |           |
|                               |          |                |     |   |                                |                                            |        |             |           |
| 1511 I.a.I.a<br>1 - 1 - 1 - 1 |          |                |     |   | ماداد مطالباند.<br>بر از مراجع | . I an |        |             | and trans |
|                               |          |                |     |   |                                |                                            |        | 11          |           |
|                               |          |                |     |   |                                |                                            |        |             |           |
| itosca                        | ale Men  | u              |     |   |                                |                                            |        |             |           |
| Undo<br>tosca                 | ale ) 🌔  | hannels<br>All | J   |   |                                |                                            |        |             |           |
|                               |          |                |     |   |                                |                                            |        |             |           |

#### SPI Interface:

### Verified TGC registers were getting programmed by sending commands to read register contents on DE2 FPGA board seven-segment display

![](_page_43_Picture_3.jpeg)

#### LVDS Output:

#### Verified data is transferred differentially at low voltage (1-1.3V) and ~25MSPS

#### Ran out of time to implement a DAC that could interpret the output data

![](_page_44_Figure_4.jpeg)

#### Could not implement LVDS reception protocol for demo

Serial programmer chip correctly saves configuration file Initialization of Cyclone III FPGA unsuccessful

Used Altera DE2 board to fulfill other requirements

![](_page_45_Picture_4.jpeg)

Correctly receives pulse commands (2 distinct start and stop bytes)

Correctly sends buffered data to iPhone (verified in XCode console)

Baud rate set at 4900 Hz for data integrity (1.5 seconds/scan)

![](_page_46_Picture_4.jpeg)

#### Performed a DC sweep of the input voltage from 6.5V to 9.5V, the operating range of a 9V battery

Measured minimum and maximum output voltages of each power electronics component

Calculated maximum error, verified that none exceeded 5%

| Component              | Nominal<br>Voltage (V) | Min. Voltage<br>Measured (V) | Max. Voltage<br>Measured (V) | Max. Error |
|------------------------|------------------------|------------------------------|------------------------------|------------|
| Boost<br>Converter     | +30.00                 | +31.40                       | +31.40                       | 4.7%       |
| Buck Converter         | +5.00                  | +5.17                        | +5.17                        | 3.4%       |
| Buck<br>Converter      | +1.80                  | +1.80                        | +1.80                        | 0.0%       |
| Inverting<br>Converter | -10.00                 | -10.11                       | -10.10                       | 1.1%       |
| Positive<br>Regulator  | +10.00                 | +10.09                       | +10.09                       | 0.9%       |
| Positive<br>Regulator  | +3.30                  | +3.32                        | +3.32                        | 0.6%       |
| Positive<br>Regulator  | +2.50                  | +2.53                        | +2.53                        | 1.2%       |
| Positive<br>Regulator  | +1.20                  | +1.22                        | +1.22                        | 1.7%       |
| Negative<br>Regulator  | -5.00                  | -4.98                        | -4.98                        | 0.4%       |

Demo

![](_page_49_Picture_3.jpeg)

# Reflections

### Have backup DAC

### Make our own breakout boards earlier

### Understand technical details/scope earlier

### Order parts (and backups) earlier

![](_page_51_Picture_0.jpeg)

### Get FPGA board functional

### Verify correct output of AFE

### Put all components on one PCB

### Optimize TGC amplification and sampling timing

# Acknowledgments

#### Prof. Carney

#### Mustafa Mir

#### Mark Smart

Skot Weidman

#### Prof. O'Brien

#### Michael Kurowski

Alex Suchko

DGH Technologies

## Questions