

## ECE 425 Spring 2019 Course Information

Class Meetings: Tuesdays and Thursdays 15:30-16:50, 3017 ECEB

### Instructors

**Chance Coats** ([cccoats2@illinois.edu](mailto:cccoats2@illinois.edu))

Office hours: Thursday 5-6pm, ECEB 2022  
(starting from Feb. 7<sup>th</sup>, 2019)

**Volodymyr Kindratenko**

January 21 & 28 only, 10-11am, 3050E NCSA

### Teaching Assistant

Junhao Pan ([jpan22@illinois.edu](mailto:jpan22@illinois.edu))

Office hours: Wednesday, 9am-noon, 2022 ECEB

MP due weeks: Friday 9am-noon, L440 DCL

### Text Book

Neil Weste and David Harris, *CMOS VLSI Design: A Circuits and Systems Perspective*, 4th edition.

### Recommended Book

De Micheli, *Synthesis and Optimization of Digital Circuits*

### Other Reference Books

Sherwani, *Algorithms for VLSI Physical Design Automation*

Rabaey, Chandrakasan, Nikolic, *Digital Integrated Circuits: a Design Perspective* (2nd edition)

### Grading

- Homework assignments (three in total): 10%
- Exams (mid-term and final, both in class): 20%+20%
- Machine Problems (four in total): 50%
  - MP0: 2.5%; MP1: 10%; MP2: 25% (checkpoint: 5%, final: 20%); MP3: 12.5%
- Homework will be due on the due dates in class (no late acceptance).
- Machine problems will be due on Compass by 11:59pm on the due dates. You will submit PDF version of the MP report on Compass. All MPs, except MP3, are accepted up to three days late with penalties:
  - 1 day: 90%;
  - 2 days: 70%;
  - 3 days: 50%;
  - >3 days: 0%.

**Web page:** <https://courses.engr.illinois.edu/ece425>

Syllabus, class notes, announcements, MP & HW materials, etc. will be posted here.

**Piazza:** <https://piazza.com/illinois/spring2019/ece425>

This is the **primary** means of staff-student communication outside of lecture hours and office hours.

**Grades and MPs submission:** <https://compass2g.illinois.edu>

Grades will be posted in Compass2g. MPs will be submitted electronically via Compass2g as well.

## Class Schedule

| Week      | Date         | Lecture | Topic                                       | Due Dates |
|-----------|--------------|---------|---------------------------------------------|-----------|
| 1         | 01/15        | 1       | Introduction                                |           |
|           | 01/17        | 2       | IC Fabrication                              |           |
| 2         | 01/22        | 3       | Circuits and Layout                         |           |
|           | 01/24        | 4       | MIPS Case Study                             |           |
| 3         | 01/28        | 5       | CMOS Transistor Theory (1)                  |           |
|           | 01/31        | 6       | CMOS Transistor Theory (2)                  |           |
|           | 02/01        |         | <i>Deadline for MP0 report</i>              | MP0       |
| 4         | 02/05        | 7       | MP1 overview; SPICE                         |           |
|           | 02/07        | 8       | Combinational Circuit Design                | HW1       |
| 5         | 02/12        | 9       | Sequential Circuit Design                   |           |
|           | 02/14        | 10      | Wires                                       |           |
| 6         | 02/19        | 11      | Adders                                      |           |
|           | 02/21        | 12      | Multipliers and Other FUs                   |           |
|           | 02/22        |         | <i>Deadline for MP1 report</i>              | MP1       |
| 7         | 02/26        | 13      | MP2 overview; SRAMs,                        |           |
|           | 02/28        | 14      | PLAs, FSMs, ROMs                            |           |
| 8         | 03/05        | 15      | Modeling Digital Systems, Verilog           | HW2       |
|           | 03/07        |         | <i>Review for midterm</i>                   |           |
| <b>9</b>  | <b>03/12</b> |         | <b>Midterm</b>                              |           |
|           | 03/14        | 16      | Circuit Pitfalls and Design for Testability |           |
|           | 03/19&21     |         | <i>Spring break</i>                         |           |
| 10        | 03/26        | 17      | Design for Low Power                        |           |
|           | 03/28        | 18      | VLSI Design Styles                          |           |
|           | 03/29        |         | <i>Deadline for MP2 checkpoint report</i>   | MP2cp*    |
| 11        | 04/02        | 19      | VLSI CAD Tools                              |           |
|           | 04/04        | 20      | High-Level Synthesis (1)                    |           |
| 12        | 04/09        | 21      | High-Level Synthesis (2)                    |           |
|           | 04/11        | 22      | Logic Synthesis (1)                         |           |
| 13        | 04/16        | 23      | Logic Synthesis (2)                         |           |
|           | 04/18        | 24      | Partitioning and Floorplan                  |           |
|           | 04/19        |         | <i>Deadline for MP2 report</i>              | MP2       |
| 14        | 04/23        | 25      | MP3 overview, Placement and Routing         | HW3       |
|           | 04/25        |         | <i>Review for final exam</i>                |           |
| <b>15</b> | <b>04/30</b> |         | <b>Final exam</b>                           |           |
|           | 05/03        |         | <i>Hard Deadline for MP3 report</i>         | MP3**     |

\*: MP2cp is a check point, where students need to submit intermediate results on the MP. The purpose of this is to make sure students are making good progress. Delay for submitting MP2cp is counted as delay of the overall MP as well.

\*\*: MP3 has a hard deadline. No late submission is accepted.